/* * This file is subject to the terms and conditions of the GNU General Public * License. See the file "COPYING" in the main directory of this archive * for more details. * * Copyright (C) 1994, 1995, 1996, 1998, 1999 by Ralf Baechle * Copyright (C) 1996 David S. Miller (dm@engr.sgi.com) * Copyright (C) 1994, 1995, 1996, by Andreas Busse * Copyright (C) 1999 Silicon Graphics, Inc. */ #include #include #include #include #include #include #include #include #include #include #include #include #include .set mips3 /* * task_struct *resume(task_struct *prev, task_struct *next) */ .set noreorder .align 5 LEAF(resume) mfc0 t1, CP0_STATUS sd t1, THREAD_STATUS(a0) cpu_save_nonscratch a0 sd ra, THREAD_REG31(a0) /* * The order of restoring the registers takes care of the race * updating $28, $29 and kernelsp without disabling ints. */ move $28, a1 cpu_restore_nonscratch $28 daddiu a1, $28, KERNEL_STACK_SIZE-32 set_saved_sp a1 t0 mfc0 t1, CP0_STATUS /* Do we really need this? */ li a3, 0xff00 and t1, a3 ld a2, THREAD_STATUS($28) nor a3, $0, a3 and a2, a3 or a2, t1 mtc0 a2, CP0_STATUS jr ra move v0, a0 END(resume) /* * Do lazy fpu context switch. Saves FPU context to the process in a0 * and loads the new context of the current process. */ #define ST_OFF (KERNEL_STACK_SIZE - 32 - PT_SIZE + PT_STATUS) LEAF(lazy_fpu_switch) mfc0 t0, CP0_STATUS # enable cp1 li t3, 0x20000000 or t0, t3 mtc0 t0, CP0_STATUS beqz a0, 2f # Save floating point state nor t3, zero, t3 ld t1, ST_OFF(a0) # last thread looses fpu and t1, t3 sd t1, ST_OFF(a0) sll t2, t1, 5 bgez t2, 1f sdc1 $f0, (THREAD_FPU + 0x00)(a0) fpu_save_16odd a0 1: fpu_save_16even a0 t1 # clobbers t1 2: beqz a1, 3f sll t0, t0, 5 # load new fp state bgez t0, 1f ldc1 $f0, (THREAD_FPU + 0x00)($28) fpu_restore_16odd $28 1: .set reorder fpu_restore_16even $28, t0 # clobbers t0 3: jr ra END(lazy_fpu_switch) /* * Save a thread's fp context. */ .set noreorder LEAF(save_fp) mfc0 t0, CP0_STATUS sll t1, t0, 5 bgez t1, 1f # 16 register mode? nop fpu_save_16odd a0 1: fpu_save_16even a0 t1 # clobbers t1 jr ra sdc1 $f0, (THREAD_FPU + 0x00)(a0) END(save_fp) /* * Load the FPU with signalling NANS. This bit pattern we're using has * the property that no matter whether considered as single or as double * precision represents signaling NANS. * * We initialize fcr31 to rounding to nearest, no exceptions. */ #define FPU_DEFAULT 0x00000000 LEAF(init_fpu) mfc0 t0, CP0_STATUS li t1, 0x20000000 or t0, t1 mtc0 t0, CP0_STATUS sll t0, t0, 5 li t1, FPU_DEFAULT ctc1 t1, fcr31 bgez t0, 1f # 16 / 32 register mode? li t0, -1 dmtc1 t0, $f1 dmtc1 t0, $f3 dmtc1 t0, $f5 dmtc1 t0, $f7 dmtc1 t0, $f9 dmtc1 t0, $f11 dmtc1 t0, $f13 dmtc1 t0, $f15 dmtc1 t0, $f17 dmtc1 t0, $f19 dmtc1 t0, $f21 dmtc1 t0, $f23 dmtc1 t0, $f25 dmtc1 t0, $f27 dmtc1 t0, $f29 dmtc1 t0, $f31 1: dmtc1 t0, $f0 dmtc1 t0, $f2 dmtc1 t0, $f4 dmtc1 t0, $f6 dmtc1 t0, $f8 dmtc1 t0, $f10 dmtc1 t0, $f12 dmtc1 t0, $f14 dmtc1 t0, $f16 dmtc1 t0, $f18 dmtc1 t0, $f20 dmtc1 t0, $f22 dmtc1 t0, $f24 dmtc1 t0, $f26 dmtc1 t0, $f28 jr ra dmtc1 t0, $f30 END(init_fpu)